Visible to Intel only — GUID: rrm1688590720393
Ixiasoft
Visible to Intel only — GUID: rrm1688590720393
Ixiasoft
2.1. Boot Flow Overview for FPGA Configuration First Mode
You can program the Agilex™ 5 SoC device to configure the FPGA first and then boot the HPS. In this mode the FPGA IO and FPGA fabric are configured first, then the HPS EMIF I/O is configured. Finally, the SDM loads the HPS FSBL into the On-Chip RAM and releases the HPS from reset, starting the HPS boot flow.
Time | Boot Stage | Device State |
---|---|---|
TPOR to T1 |
POR |
Power-on reset |
T1 to T2 |
Secure Device Manager (SDM)-Boot ROM |
|
T2 to T3 |
SDM-configuration firmware |
|
T3 to T4 |
First-Stage Bootloader (FSBL) |
|
T4 to T5 |
Second-Stage Bootloader (SSBL) |
|
T5 to TBoot_Complete |
Operating System (OS) |
The OS boots and applications are scheduled for runtime launch. |