Visible to Intel only — GUID: ulf1706832842539
Ixiasoft
1. Introduction
2. FPGA Configuration First Mode
3. HPS Boot First Mode
4. Creating the Configuration Files
5. HPS Boot Flows
6. Configuring the FPGA Fabric from HPS Software
7. Debugging the Agilex™ 5 SoC FPGA Boot Flow
8. Document Revision History for the Hard Processor System Booting User Guide: Agilex™ 5 SoCs
4.1. Overview
4.2. Quartus® Prime Hardware Project Compilation
4.3. Bootloader Software Compilation
4.4. Programming File Generator
4.5. Configuration over JTAG
4.6. Configuration from QSPI
4.7. Configuration over AVST
4.8. Configuration via Protocol
4.9. Remote System Update
4.10. Partial Reconfiguration
4.11. Preserving SDRAM Content across HPS Resets for Agilex™ 5 Devices
Visible to Intel only — GUID: ulf1706832842539
Ixiasoft
4.7.2.1. Creating Configuration Files from Command Line
The following example creates the RBF file for FPGA configuration first:
quartus_pfg -c design.sof design.rbf -o \ hps_path=fsbl.hex -o hps=on
The input and output files for this command are:
- Input Files:
- design.sof
- fsbl.hex
- Output Files:
- design.hps.rbf
- design.core.rbf
The command parameter is listed below:
Parameter | Description |
---|---|
hps_path | Location of HPS FSBL file in hex format |
hps | Set to "on" to enable HPS boot first mode, omit for FPGA configuration first mode |