Hard Processor System Booting User Guide: Agilex™ 5 SoCs

ID 813762
Date 12/20/2024
Public
Document Table of Contents

6.4.2.2. Pin Location Differences

The placement of non-HPS EMIF pins in the HPS IO banks must be consistent between the two designs. It is highly recommended to constrain all non-HPS EMIF pins in the design. If not constrained, Quartus® Prime might place them optimally for one design and differently for the next, causing an IO hash mismatch. Use the Pin Planner or location assignments in the QSF file to resolve any pin location discrepancies. Below is a template for the QSF location assignment:

set_location_assignment PIN_<ID> -to <pin name>