Visible to Intel only — GUID: pbh1688590746230
Ixiasoft
1. Introduction
2. FPGA Configuration First Mode
3. HPS Boot First Mode
4. Creating the Configuration Files
5. HPS Boot Flows
6. Configuring the FPGA Fabric from HPS Software
7. Debugging the Agilex™ 5 SoC FPGA Boot Flow
8. Document Revision History for the Hard Processor System Booting User Guide: Agilex™ 5 SoCs
4.1. Overview
4.2. Quartus® Prime Hardware Project Compilation
4.3. Bootloader Software Compilation
4.4. Programming File Generator
4.5. Configuration over JTAG
4.6. Configuration from QSPI
4.7. Configuration over AVST
4.8. Configuration via Protocol
4.9. Remote System Update
4.10. Partial Reconfiguration
4.11. Preserving SDRAM Content across HPS Resets for Agilex™ 5 Devices
Visible to Intel only — GUID: pbh1688590746230
Ixiasoft
4.2.2. Platform Designer Options
The HPS component instantiated in Platform Designer has various selectable HPS settings. You can access them by doing the following:
- Open the hardware project in the Quartus® Prime GUI.
- In the Quartus® Prime GUI, navigate to Tools > Platform Designer to open the Platform Designer.
- When asked by Platform Designer, select and open the file instantiating the HPS component.
- In Platform Designer, click the HPS component and access the Parameters panel.
The available settings are grouped as follows:
- HPS FPGA Interfaces
- General
- HPS FPGA Bridges
- DMA Peripheral Request
- Interrupts
- SDRAM
- HPS Clocks, Resets, Power
- Input Clocks
- PLL Clocks
- Power & Resets
- IO Delays
- Pin Mux and Peripherals
For more information about these settings, refer to the Hard Processor System Component Reference Manual: Agilex™ 5 SoCs.
Related Information