Visible to Intel only — GUID: pma1687462672184
Ixiasoft
1. Overview
2. Getting Started
3. Development Kit Setup
4. Board Test System
5. Development Kit Hardware and Configuration
6. Custom Projects for the Development Kit
7. Document Revision History for the Agilex™ 7 FPGA M-Series HBM2e Development Kit User Guide
A. Development Kit Components
B. Developer Resources
C. Safety and Regulatory Compliance Information
Visible to Intel only — GUID: pma1687462672184
Ixiasoft
A.2. Clocks
Schematic Signal Name | Default Frequency (MHz) |
---|---|
SAMPLE_CLK_312_50MHZ_P/N | 312.50 |
TOD_MASTER_156_25MHZ_P/N | 156.25 |
1PPS_SI5518 | 100 |
SI5518_10MHZ_OUT | 10 |
CLK_156_25MHZ_5391_P/N | 156.25 |
CLK_390_625MHZ_1P/1N | 390.625 |
CLK_390_625MHZ_2P/2N | 390.625 |
CLK_390_625MHZ_3P/3N | 390.625 |
CLK_3_84MHZ_SMA_P/N | 3.84 |
CLK_245_76MHZ_SMA_P/N | 245.76 |
CLK_245_76MHZ_1P/1N | 245.76 |
CLK_245_76MHZ_2P/2N | 245.76 |
CLK_245_76MHZ_3P/3N | 245.76 |
CLK_245_76MHZ_4P/4N | 245.76 |
CLK_390_625MHZ_4P/4N | 390.625 |
CLK_390_625MHZ_5P/5N | 390.625 |
CLK_156_25MHZ_U22_P/N | 156.25 |
CLK_156_25MHZ_1_FMC_P/N | 156.25 |
CLK_156_25MHZ_2_FMC_P/N | 156.25 |
CLK_156_25MHZ_3_FMC_P/N | 156.25 |
CLK_156_25MHZ_4_U22_P/N | 156.25 |
CLK_156_25MHZ_5_U22_P/N | 156.25 |
CLK_156_25MHZ_6_U20_P/N | 156.25 |
CLK_156_25MHZ_7_U20_P/N | 156.25 |
CLK_156_25MHZ_8_FMC_CON_P/N | 156.25 |
CLK_156_25MHZ_SI5391_1_P/N | 156.25 |
CLK_156_25MHZ_SYNCE_DDR_P/N | 156.25 |
CLK_156_25_MHZ_SI5392 | 156.25 |
CLK_UIB0_P/N | 100 |
CLK_UIB0_FBR0_P/N | 100 |
CLK_UIB0_FBR1_P/N | 100 |
CLK_UIB1_P/N | 100 |
FPGA_IO_CLK0_P/N | 100 |
FPGA_IO_CLK5_P/N | 100 |
CLK_UIB1_FBR0_P/N | 100 |
CLK_UIB1_FBR1_P/N | 100 |
CLK_100M_RP_0_P/N | 100 |
CLK_100M_PCIE1_P/N | 100 |
CLK_100M_PCIE0_P/N | 100 |
CLK_100M_RP_1_P/N | 100 |
CLK_100M_RP_2_P/N | 100 |
CLK_SI5332_U10_IO_PLL_DP | 100 |
CLK_SI5332_U20_IO_PLL_DP | 100 |
CLK_SI5332_U22_IO_PLL_DP | 100 |
CLK_DDR5_RDIMM_A0_DP/DN | 100 |
CLK_DDR5_RDIMM_A1_DP/DN | 100 |
CLK_DDR5_COM_DP/DN | 100 |
CLK_DDR5_COM_HPS_DP/DN | 100 |
CLK_LP5_B1_P/N | 100 |
CLK_LP5_A1_P/N | 100 |
FPGA_IO_CLK_2_P/N | 100 |
CLK_NOC_PLL0 | 100 |
CLK_NOC_PLL1 | 100 |
FPGA_SDM_1V8_125M_CLK | 125 |
Figure 31. Clock Tree