AN 994: Drive-on-Chip Design Example for Intel Agilex® 7 Devices

ID 780361
Date 6/26/2023
Public
Document Table of Contents

3.3. Downloading and Installing the Design

The download for the Drive-on-Chip Design Example for Intel Agilex® 7 Devices is a .par file.
  1. Download the relevant design .par file for your development kit and power board from the Intel FPGA Design Store.
  2. Install the design for the Intel Agilex 7 FPGA F-series Transceiver-SoC Development Kit by clicking. DOC_TANDEM_MOTORSIM_AGILEX.par
    Alternatively use Intel Quartus command line to open it: >> quartus DOC_TANDEM_MOTORSIM_AGILEX.par
    The contents of the .par file open into the working directory.
    Figure 3. Directory Structure

    The FPGA programming files are in the <project>/quartus/output_files/top.sof directory

    The Nios V programming files are in the <project>/software/dniosv_subsystem/build/bin/app.elf directory