AN 994: Drive-on-Chip Design Example for Intel Agilex® 7 Devices

ID 780361
Date 6/26/2023
Public
Document Table of Contents

7.2. Control Subsystem

The Drive-on-Chip Design uses the debugging RAM to send commands and receive status information. The debugging dump memory stores trace data that you can display as time graphs in the GUI. The memories contained in the control subsystem are fundamental to interact with the DoC capabilities and get feedback signals for debugging and external control.