Visible to Intel only — GUID: kjq1553157817709
Ixiasoft
1.1. Pins Status for Agilex™ 7 M-Series Devices
1.2. Agilex™ 7 M-Series FPGA Core Pins
1.3. Agilex™ 7 M-Series HBM2E Pins
1.4. Agilex™ 7 M-Series F-Tile Pins
1.5. Agilex™ 7 M-Series R-Tile Pins
1.6. Agilex™ 7 M-Series Hard Processor System (HPS) Pins
1.7. Agilex™ 7 M-Series Power Supply Sharing Guidelines
1.8. Notes to Agilex™ 7 M-Series Device Family Pin Connection Guidelines
1.9. Document Revision History for the Agilex™ 7 Device Family Pin Connection Guidelines: M-Series
1.2.1. Clock and PLL Pins
1.2.2. Dedicated Configuration/JTAG Pins
1.2.3. Optional/Dual-Purpose Configuration Pins
1.2.4. Differential I/O Pins
1.2.5. External Memory Interface Pins
1.2.6. Voltage Sensor and Voltage Reference Pins
1.2.7. Remote Temperature Sensing Diode Pins
1.2.8. Reference Pins
1.2.9. No Connect and DNU Pins
1.2.10. Power Supply Pins
1.2.11. Secure Device Manager (SDM) Pins
1.2.12. Secure Device Manager (SDM) Optional Signal Pins
1.6.1. HPS Supply Pins
1.6.2. HPS Oscillator Clock Input Pin
1.6.3. HPS JTAG Pins
1.6.4. HPS GPIO Pins
1.6.5. HPS SDMMC Pins
1.6.6. HPS NAND Pins
1.6.7. HPS USB Pins
1.6.8. HPS EMAC Pins
1.6.9. HPS I2C_EMAC and MDIO Pins
1.6.10. HPS I2C Pins
1.6.11. HPS SPI Pins
1.6.12. HPS UART Pins
1.6.13. HPS Trace Pins
1.7.1. Example 1— Agilex™ 7 M-Series Devices with R-Tile, F-Tile and HBM2E Using DDR4
1.7.2. Example 2— Agilex™ 7 M-Series Devices with R-Tile, F-Tile and HBM2E Using DDR5
1.7.3. Example 3— Agilex™ 7 M-Series Devices with R-Tile and F-Tile, Without HBM2E Using DDR4
1.7.4. Example 4— Agilex™ 7 M-Series Devices with F-Tile only and HBM2E Using DDR4
1.7.5. Example 5— Agilex™ 7 M-Series Devices with F-Tile only and HBM2E Using DDR5
1.7.6. Example 6— Agilex™ 7 M-Series Devices with F-Tile only and Without HBM2E Using DDR5
Visible to Intel only — GUID: kjq1553157817709
Ixiasoft
1.6.13. HPS Trace Pins
Note: Altera recommends that you create an Quartus® Prime design, enter your device I/O assignments, and compile the design. The Quartus® Prime software will check your pin connections according to I/O assignment and placement rules. The rules differ from one device to another based on device density, package, I/O assignments, voltage assignments, and other factors that are not fully described in this document or the device user guides.
HPS Pin Function | Pin Description and Connection Guidelines | Pin Type | Valid Assignments |
---|---|---|---|
Trace_CLK | Trace Clock. | Output | HPS_IOA_20 |
HPS_IOB_20 | |||
Trace_D0 | Trace Data 0. | Output | HPS_IOA_21 |
HPS_IOB_21 | |||
Trace_D1 | Trace Data 1. | Output | HPS_IOA_22 |
HPS_IOB_22 | |||
Trace_D2 | Trace Data 2. | Output | HPS_IOA_23 |
HPS_IOB_23 | |||
Trace_D3 | Trace Data 3. | Output | HPS_IOA_24 |
HPS_IOB_24 | |||
Trace_D4 | Trace Data 4. | Output | HPS_IOA_19 |
HPS_IOA_7 | |||
HPS_IOB_19 | |||
HPS_IOB_7 | |||
Trace_D5 | Trace Data 5. | Output | HPS_IOA_18 |
HPS_IOA_6 | |||
HPS_IOB_18 | |||
HPS_IOB_6 | |||
Trace_D6 | Trace Data 6. | Output | HPS_IOA_17 |
HPS_IOA_5 | |||
HPS_IOB_17 | |||
HPS_IOB_5 | |||
Trace_D7 | Trace Data 7. | Output | HPS_IOA_16 |
HPS_IOA_4 | |||
HPS_IOB_16 | |||
HPS_IOB_4 | |||
Trace_D8 | Trace Data 8. | Output | HPS_IOA_15 |
HPS_IOA_3 | |||
HPS_IOB_15 | |||
HPS_IOB_3 | |||
Trace_D9 | Trace Data 9. | Output | HPS_IOA_14 |
HPS_IOA_2 | |||
HPS_IOB_14 | |||
HPS_IOB_2 | |||
Trace_D10 | Trace Data 10. | Output | HPS_IOA_13 |
HPS_IOA_1 | |||
HPS_IOB_13 | |||
HPS_IOB_1 | |||
Trace_D11 | Trace Data 11. | Output | HPS_IOA_12 |
HPS_IOB_12 | |||
Trace_D12 | Trace Data 12. | Output | HPS_IOA_11 |
HPS_IOB_11 | |||
Trace_D13 | Trace Data 13. | Output | HPS_IOA_10 |
HPS_IOB_10 | |||
Trace_D14 | Trace Data 14. | Output | HPS_IOA_9 |
HPS_IOB_9 | |||
Trace_D15 | Trace Data 15. | Output | HPS_IOA_8 |
HPS_IOB_8 |