Visible to Intel only — GUID: zsr1613681208527
Ixiasoft
2.1. Clock Signals
2.2. Reset Signals
2.3. TX MII Interface (64b/66b)
2.4. RX MII Interface (64b/66b)
2.5. Status Interface for 64b/66b Line Rate
2.6. TX Interface (8b/10b)
2.7. RX Interface (8b/10b)
2.8. Status Interface for 8b/10b Line Rate
2.9. TX Tunnel Interface
2.10. Using TX Tunnel Interface
2.11. RX Tunnel Interface
2.12. Using RX Tunnel Interface
2.13. Status Interface for Tunnel Line Rate
2.14. Serial Interface
2.15. CPRI PHY Reconfiguration Interface
2.16. Datapath Avalon Memory-Mapped Interface
2.17. PMA Avalon Memory-Mapped Interface
Visible to Intel only — GUID: zsr1613681208527
Ixiasoft
2.5. Status Interface for 64b/66b Line Rate
This section lists the status ports for the CPRI PHY 64b/66b line rate. Each CPRI PHY channel has its own status port.
Port Name | Width (Bits) | Domain | Description |
---|---|---|---|
o_rx_pcs_ready | 1 | Asynchronous | The IP core asserts this signal to indicate that the corresponding RX datapath is ready to receive data. The signal deasserts when i_rx_rst_n is deasserted. |
o_rx_block_lock | 1 | Asynchronous | The IP core asserts this signal to indicate that 66b block alignment has completed for the corresponding CPRI PHY channel. |
o_rx_hi_ber | 1 | Asynchronous | The IP core asserts this signal in accordance with IEEE 802.3 to indicate RX PCS is in Hi-Bit Error Rate (BER) state for the corresponding CPRI PHY channel. |
o_tx_hip_ready | 1 | Asynchronous | The IP core asserts this signal after i_tx_rst_n is asserted to indicate that the CPRI PHY has completed all internal initialization, is ready to accept reconfiguration transactions and send data. |