Visible to Intel only — GUID: onz1689201761953
Ixiasoft
2.1. Clock Signals
2.2. Reset Signals
2.3. TX MII Interface (64b/66b)
2.4. RX MII Interface (64b/66b)
2.5. Status Interface for 64b/66b Line Rate
2.6. TX Interface (8b/10b)
2.7. RX Interface (8b/10b)
2.8. Status Interface for 8b/10b Line Rate
2.9. TX Tunnel Interface
2.10. Using TX Tunnel Interface
2.11. RX Tunnel Interface
2.12. Using RX Tunnel Interface
2.13. Status Interface for Tunnel Line Rate
2.14. Serial Interface
2.15. CPRI PHY Reconfiguration Interface
2.16. Datapath Avalon Memory-Mapped Interface
2.17. PMA Avalon Memory-Mapped Interface
Visible to Intel only — GUID: onz1689201761953
Ixiasoft
2.13. Status Interface for Tunnel Line Rate
No status port for the tunnel line rate.
Note: Status Interface for 64B/66B line rate in the table below is not applicable in tunneling mode.
Port Name | Width (Bits) | Domain | Description |
---|---|---|---|
o_rx_pcs_ready | 1 | async | Asserted when the corresponding RX Datapath is ready to receive data; deasserts if i_rx_rst_n is asserted. |
o_rx_block_lock | 1 | async | Asserted when the 66b block alignment is finished. |
o_rx_hi_ber | 1 | async | Indicates the RX PCS Hi BER state (calculated according to IEEE 802.3 Figure 82-15. |
o_tx_hip_ready | 1 | async | Asserted after i_tx_rst_n to indicate that IP has finished all of its internal initialization activities and is ready to accept reconfig transaction, and the TX Datapath is ready to send data. |