Visible to Intel only — GUID: jvk1642544659628
Ixiasoft
2.1. Clock Signals
2.2. Reset Signals
2.3. TX MII Interface (64b/66b)
2.4. RX MII Interface (64b/66b)
2.5. Status Interface for 64b/66b Line Rate
2.6. TX Interface (8b/10b)
2.7. RX Interface (8b/10b)
2.8. Status Interface for 8b/10b Line Rate
2.9. TX Tunnel Interface
2.10. Using TX Tunnel Interface
2.11. RX Tunnel Interface
2.12. Using RX Tunnel Interface
2.13. Status Interface for Tunnel Line Rate
2.14. Serial Interface
2.15. CPRI PHY Reconfiguration Interface
2.16. Datapath Avalon Memory-Mapped Interface
2.17. PMA Avalon Memory-Mapped Interface
Visible to Intel only — GUID: jvk1642544659628
Ixiasoft
5. Block Description
The following block digram shows the interconnections of F-tile CPRI PHY IP instances that are used as power up instance, and profile instances:
Figure 12. Block Diagram
You specify the common parameter settings across power up and dynamic reconfiguration profiles to configure this IP. Then, you specify the Profile 0 (Power Up) settings. After that, you configure the dynamic reconfiguration profiles (Profile 1 to Profile 11) with parameter settings that are compatible with Profile 0 (Power Up). The IP parameter editor dynamically enforces the compatibility of the dynamic reconfiguration profiles with power up settings.