Visible to Intel only — GUID: rjl1689201675604
Ixiasoft
2.1. Clock Signals
2.2. Reset Signals
2.3. TX MII Interface (64b/66b)
2.4. RX MII Interface (64b/66b)
2.5. Status Interface for 64b/66b Line Rate
2.6. TX Interface (8b/10b)
2.7. RX Interface (8b/10b)
2.8. Status Interface for 8b/10b Line Rate
2.9. TX Tunnel Interface
2.10. Using TX Tunnel Interface
2.11. RX Tunnel Interface
2.12. Using RX Tunnel Interface
2.13. Status Interface for Tunnel Line Rate
2.14. Serial Interface
2.15. CPRI PHY Reconfiguration Interface
2.16. Datapath Avalon Memory-Mapped Interface
2.17. PMA Avalon Memory-Mapped Interface
Visible to Intel only — GUID: rjl1689201675604
Ixiasoft
2.11. RX Tunnel Interface
Port Name | Width (Bits) | Domain | Description |
---|---|---|---|
i_rx_d_32b | 32 | o_rx_clkout2 | Tunnel RX Data For IP core powerup in 64B/66B line rate, i_rx_d does nothing until the core is reconfigured at run-time to enter the tunnel line rate. |