Visible to Intel only — GUID: mcn1413214134497
Ixiasoft
Single-Ended I/O Standards Specifications
Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications
Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications
Differential SSTL I/O Standards Specifications
Differential HSTL and HSUL I/O Standards Specifications
Differential I/O Standards Specifications
Transceiver Performance for Intel® Arria® 10 GX/SX Devices
High-Speed Serial Transceiver-Fabric Interface Performance for Intel® Arria® 10 GX/SX Devices
Transceiver Performance for Intel® Arria® 10 GT Devices
High-Speed Serial Transceiver-Fabric Interface Performance for Intel® Arria® 10 GT Devices
Transceiver Specifications for Intel® Arria® 10 GX, SX, and GT Devices
High-Speed I/O Specifications
DPA Lock Time Specifications
LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications
Memory Standards Supported by the Hard Memory Controller
Memory Standards Supported by the Soft Memory Controller
Memory Standards Supported by the HPS Hard Memory Controller
DLL Range Specifications
DQS Logic Block Specifications
Memory Output Clock Jitter Specifications
OCT Calibration Block Specifications
HPS Reset Input Requirements
HPS Clock Performance
HPS PLL Specifications
Quad SPI Flash Timing Characteristics
SPI Timing Characteristics
SD/MMC Timing Characteristics
USB ULPI Timing Characteristics
Ethernet Media Access Controller (EMAC) Timing Characteristics
I2C Timing Characteristics
NAND Timing Characteristics
Trace Timing Characteristics
GPIO Interface
POR Specifications
JTAG Configuration Timing
FPP Configuration Timing
AS Configuration Timing
DCLK Frequency Specification in the AS Configuration Scheme
PS Configuration Timing
Initialization
Configuration Files
Minimum Configuration Time Estimation
Remote System Upgrades
User Watchdog Internal Circuitry Timing Specifications
Visible to Intel only — GUID: mcn1413214134497
Ixiasoft
Transceiver Performance for Intel® Arria® 10 GT Devices
Symbol/Description | Condition | Transceiver Speed Grade 1 | Transceiver Speed Grade 2 | Unit | |
---|---|---|---|---|---|
Chip-to-chip 41 | Maximum data rate VCCR_GXB = VCCT_GXB = 1.12 V |
GT Channel 42 | 25.8 | 25.8 | Gbps |
GX Channel | 17.4 | 15 | Gbps | ||
Maximum data rate VCCR_GXB = VCCT_GXB = 1.03 V |
GX Channel | 16 | 14.2 | Gbps | |
Maximum data rate VCCR_GXB = VCCT_GXB = 0.95 V |
GX Channel | 11.3 | 11.3 | Gbps | |
Minimum data rate | GT Channel | 1.0 43 | Gbps | ||
GX Channel | |||||
Backplane 41 | Maximum data rate VCCR_GXB = VCCT_GXB = 1.12 V |
GX Channel | 12.5 | 12.5 | Gbps |
Maximum data rate VCCR_GXB = VCCT_GXB = 1.03 V |
GX Channel | 12.5 | 12.5 | Gbps | |
Minimum data rate | GX Channel | 1.0 43 | Gbps |
Symbol/Description | Condition | Transceiver Speed Grade 1 | Transceiver Speed Grade 2 | Unit |
---|---|---|---|---|
Supported Output Frequency | Maximum frequency | 12.9 | GHz | |
Minimum frequency | 500 | MHz |
Symbol/Description | Condition | Transceiver Speed Grade 1 | Transceiver Speed Grade 2 | Unit |
---|---|---|---|---|
Supported Output Frequency | Maximum frequency | 6.25 | GHz | |
Minimum frequency | 500 | MHz |
Symbol/Description | Condition | Transceiver Speed Grade 1 | Transceiver Speed Grade 2 | Unit |
---|---|---|---|---|
Supported Output Frequency | Maximum frequency | 5.15625 | GHz | |
Minimum frequency | 2450 | MHz |
Related Information
41 Backplane applications assume advanced equalization circuitry, such as decision feedback equalization (DFE), is enabled to compensate for signal impairments. Chip-to-chip links are assumed to be applications with short reach channels that do not require DFE.
42 GT channels can only achieve 25.8 Gbps when VCCT_GXB = 1.12 V and VCCR_GXB = 1.12 V.
43 Intel® Arria® 10 transceivers can support data rates down to 125 Mbps with over sampling.