Visible to Intel only — GUID: mcn1413182163946
Ixiasoft
Single-Ended I/O Standards Specifications
Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications
Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications
Differential SSTL I/O Standards Specifications
Differential HSTL and HSUL I/O Standards Specifications
Differential I/O Standards Specifications
Transceiver Performance for Intel® Arria® 10 GX/SX Devices
High-Speed Serial Transceiver-Fabric Interface Performance for Intel® Arria® 10 GX/SX Devices
Transceiver Performance for Intel® Arria® 10 GT Devices
High-Speed Serial Transceiver-Fabric Interface Performance for Intel® Arria® 10 GT Devices
Transceiver Specifications for Intel® Arria® 10 GX, SX, and GT Devices
High-Speed I/O Specifications
DPA Lock Time Specifications
LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications
Memory Standards Supported by the Hard Memory Controller
Memory Standards Supported by the Soft Memory Controller
Memory Standards Supported by the HPS Hard Memory Controller
DLL Range Specifications
DQS Logic Block Specifications
Memory Output Clock Jitter Specifications
OCT Calibration Block Specifications
HPS Reset Input Requirements
HPS Clock Performance
HPS PLL Specifications
Quad SPI Flash Timing Characteristics
SPI Timing Characteristics
SD/MMC Timing Characteristics
USB ULPI Timing Characteristics
Ethernet Media Access Controller (EMAC) Timing Characteristics
I2C Timing Characteristics
NAND Timing Characteristics
Trace Timing Characteristics
GPIO Interface
POR Specifications
JTAG Configuration Timing
FPP Configuration Timing
AS Configuration Timing
DCLK Frequency Specification in the AS Configuration Scheme
PS Configuration Timing
Initialization
Configuration Files
Minimum Configuration Time Estimation
Remote System Upgrades
User Watchdog Internal Circuitry Timing Specifications
Visible to Intel only — GUID: mcn1413182163946
Ixiasoft
Differential I/O Standards Specifications
I/O Standard | VCCIO (V) | VID (mV) 33 | VICM(DC) (V) | VOD (V) 34 | VOCM (V) 34 | ||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Min | Typ | Max | Min | Condition | Max | Min | Condition | Max | Min | Typ | Max | Min | Typ | Max | |
LVDS 35 | 1.71 | 1.8 | 1.89 | 100 | VCM = 1.25 V | — | 0 | DMAX ≤700 Mbps | 1.85 | 0.247 | — | 0.6 | 1.125 | 1.25 | 1.375 |
1 | DMAX >700 Mbps | 1.6 | |||||||||||||
RSDS 36 | 1.71 | 1.8 | 1.89 | 100 | VCM = 1.25 V | — | 0.3 | — | 1.4 | 0.1 | 0.2 | 0.6 | 0.5 | 1.2 | 1.4 |
Mini-LVDS 37 | 1.71 | 1.8 | 1.89 | 200 | — | 600 | 0.4 | — | 1.325 | 0.25 | — | 0.6 | 1 | 1.2 | 1.4 |
LVPECL 38 | 1.71 | 1.8 | 1.89 | 300 | — | — | 0.6 | DMAX ≤700 Mbps | 1.7 | — | — | — | — | — | — |
1 | DMAX >700 Mbps | 1.6 |
Related Information
33 The minimum VID value is applicable over the entire common mode range, VCM.
34 RL range: 90 ≤ RL ≤ 110 Ω.
35 For optimized LVDS receiver performance, the receiver voltage input range must be within 1.0 V to 1.6 V for data rates above 700 Mbps and 0 V to 1.85 V for data rates below 700 Mbps.
36 For optimized RSDS receiver performance, the receiver voltage input range must be between 0.25 V to 1.45 V.
37 For optimized Mini-LVDS receiver performance, the receiver voltage input range must be between 0.1 V to 1.625 V.
38 For optimized LVPECL receiver performance, the receiver voltage input range must be within 0.85 V to 1.75 V for data rates above 700 Mbps and 0.45 V to 1.95 V for data rates below 700 Mbps.