Visible to Intel only — GUID: eiv1599017181927
Ixiasoft
1. JESD204B IP Quick Reference
2. About the JESD204B Intel® FPGA IP
3. Getting Started
4. JESD204B IP Functional Description
5. JESD204B IP Deterministic Latency Implementation Guidelines
6. JESD204B IP Debug Guidelines
7. JESD204B Intel® FPGA IP User Guide Archives
8. Document Revision History for the JESD204B Intel® FPGA IP User Guide
3.1. Introduction to Intel® FPGA IP Cores
3.2. Installing and Licensing Intel® FPGA IP Cores
3.3. Intel® FPGA IP Evaluation Mode
3.4. Upgrading IP Cores
3.5. IP Catalog and Parameter Editor
3.6. Design Walkthrough
3.7. JESD204B Design Examples
3.8. JESD204B IP Design Considerations
3.9. JESD204B Intel® FPGA IP Parameters
3.10. JESD204B IP Component Files
3.11. JESD204B IP Testbench
Visible to Intel only — GUID: eiv1599017181927
Ixiasoft
4.4.5. Transceiver Calibration Clock Source
Stratix® 10 L-tile, H-tile, and E-tile and Agilex™ 7 E-tile devices use the OSC_CLK_1 pin to provide the transceiver calibration clock source.
You must provide a 25, 100, or 125 MHz free-running and stable clock to the OSC_CLK_1 pin. The FPGA device's Internal Oscillator cannot be used for transceiver calibration. Do not select this clock source as the Configuration clock source in the Quartus® Prime software settings. For Stratix® 10 L-tile and H-tile devices, refer to the Calibration section in the L- and H-Tile Transceiver PHY User Guide.
To change the configuration clock source, follow these steps:
- Open your project in the Quartus® Prime software.
- Right-click the device part number in your Quartus® Prime project.
- Select Device, and click on Device and Options.
- Select General from the Category pane.
- Select 25 MHz OSC_CLK_1 pin, 125 MHz OSC_CLK_1 pin, or 100 MHz OSC_CLK_1 pin from the Configuration clock source drop-down list.
- Click OK.
Note: A critical warning message appears in the Quartus® Prime software if you do not select any of the options for the Configuration clock source parameter.