External Memory Interfaces Arria® 10 FPGA IP User Guide
Visible to Intel only — GUID: hco1416492695800
Ixiasoft
Visible to Intel only — GUID: hco1416492695800
Ixiasoft
3.1.6. Input DQS Clock Tree
You can configure an input DQS clock tree in x4 mode, x8/x9 mode, x18 mode, or x36 mode.
Within every bank, only certain physical pins at specific locations can drive the input DQS clock trees. The pin locations that can drive the input DQS clock trees vary, depending on the size of the group.
Group Size | Index of Lanes Spanned by Clock Tree | In-Bank Index of Pins Usable as Read Capture Clock / Strobe Pair | |
---|---|---|---|
Positive Leg | Negative Leg | ||
x4 | 0A | 4 | 5 |
x4 | 0B | 8 | 9 |
x4 | 1A | 16 | 17 |
x4 | 1B | 20 | 21 |
x4 | 2A | 28 | 29 |
x4 | 2B | 32 | 33 |
x4 | 3A | 40 | 41 |
x4 | 3B | 44 | 45 |
x8 / x9 | 0 | 4 | 5 |
x8 / x9 | 1 | 16 | 17 |
x8 / x9 | 2 | 28 | 29 |
x8 / x9 | 3 | 40 | 41 |
x18 | 0, 1 | 12 | 13 |
x18 | 2, 3 | 36 | 37 |
x36 | 0, 1, 2, 3 | 20 | 21 |