Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 11/27/2024
Public
Document Table of Contents

4.1.5.2.8. MPFE CSR AXI Target Port

This is a dedicated AXI interface to the MPFE registers. The following table shows the DII1 configuration.

Table 71.  DII1 Configuration
Parameter Value
Protocol AXI4
ARID width 4
AWID width 4
DATA width 64
ADDR width 32
AxUser 8
Peak burst rate < 1MB/s
Data interleaving No
Max outstanding reads 32
Max outstanding writes 32