Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 11/27/2024
Public
Document Table of Contents

3.7.3.1. DSU Configuration

Table 56.  Parameters for the DSU
Feature Configuration
The number of big cores 2
The number of LITTLE cores 2
Main memory interface AMBA 5 CHI
Bus width for the main coherent requester interface 256
Peripheral port Included
Protect the L3 cache RAMs and snoop filter RAMs with ECC Included
L3 cache Included
L3 cache size 2048KB
Number of L3 cache slices 2
L3 cache data RAM input latency 1 cycle
L3 cache data RAM output latency 2 cycles
For each core, a register slice between the core and the SCU Included
For each core, asynchronous bridge on core to L3 coherent interface Included
Physical address bit used to interleave requests between cache slices and dual CHI requesters Bit-6, interleaves on cache line boundaries
Number of synchronizer stages in all asynchronous inputs into the core 3
Number of synchronizer stages in all asynchronous inputs to the SCU and cluster logic 3