Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: jru1673041738452
Ixiasoft
Visible to Intel only — GUID: jru1673041738452
Ixiasoft
6.4. System Manager System Integration
The system manager connects to the level 4 (L4) bus through a slave interface. The CSRs connect to signals in the FPGA and other HPS modules.
The system manager consists of the following:
- CSRs—Provide memory-mapped access to control signals and status for the following HPS modules:
- EMACs
- Debug core
- SD/eMMC controller
- NAND Flash controller
- USB controllers
- DMA controller
- System interconnect
- GPIO interconnect between HPS and FPGA
- ECC memory interfaces for the following peripherals:
- USB controllers
- Ethernet MACs
- On-chip RAM
- Watchdog debug pause—accepts the debug mode status from the MPU system complex and pauses the L4 watchdog timers.
- Reset manager— system manager receives the reset signals from reset manager.