Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 11/27/2024
Public
Document Table of Contents

7.6.4. MPFE Clock Group

The following diagram shows the MPFE clock group.

Figure 262. MPFE Clock Group Block Diagram

The following table shows the clock information for the MPFE clock group.

Table 304.  MPFE Clock Group Signals
Clock Group Clock Name Source Destination Description
MPFE mpfe_clk IOBank0 MPFE Clock provided by IOBank0 for MPFE NoC, TBU, and the MPFE facing portion of the F2SDRAM bridge.
mpfe_p1_clk IOBank0 MPFE Clock provided by IOBank0 for the IOBank0_P1 target NIU.
mpfe_csr_clk IOBank0 MPFE Clock provided by IOBank0 CSR port for the IOBank0_CSR and MPFE_lite_CSR target NIUs in MPFE as well as the MPFE_lite_csr initiator NIU in the MPFE-lite.
mpfe_lite_clk IOBank1 MPFE_lite Main MPFE-lite clock sourced from IOBank1 AXI4 Channel 0 clock
IOBank1_p0_clk IOBank1 MPFE_lite Clock provided by the IOBank1 for the IOBank1_P0 target NIU.
IOBank1_p1_clk IOBank1 MPFE_lite Clock provided by the IOBank1 for the IOBank1_P1 target NIU.
IOBank1_csr_clk IOBank1 MPFE_lite Clock provided by the IOBank1 for the IOBank1_CSR target NIU.
f2h_clk Fabric APS F2H bridge clock from fabric
f2sdram_clk Fabric MPFE F2SDRAM bridge clock from fabric