Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 11/27/2024
Public
Document Table of Contents

5.2.5.4.1. Peripheral Request Interface Mapping

The following table lists the peripheral device ID assignments.
Table 180.  Peripheral Request Interface Mapping
Peripheral Request Interface ID
FPGA_peripheral_0 0
FPGA_peripheral_1 1
FPGA_peripheral_2 2
FPGA_peripheral_3 3
FPGA_peripheral_4 4
FPGA_peripheral_5 5
FPGA_peripheral_6 6
FPGA_peripheral_7 7
I2C0 Tx 8
I2C0 Rx 9
I2C1 Tx 10
I2C1 Rx 11
I2C_EMAC0 Tx 12
I2C_EMAC0 Rx 13
I2C_EMAC1 Tx 14
I2C_EMAC1 Rx 15
SPI0 Master Tx 16
SPI0 Master Rx 17
SPI0 Slave Tx 18
SPI0 Slave Rx 19
SPI1 Master Tx 20
SPI1 Master Rx 21
SPI1 Slave Tx 22
SPI1 Slave Rx 23
Reserved 24
Reserved 25
STM 26
Reserved 27
UART0 Tx 28
UART0 Rx 29
UART1 Tx 30
UART1 Rx 31
I2C_EMAC2_Tx 32
I2C_EMAC2_Rx 33
Reserved 34
I3C0 Tx 35
I3C0 Rx 36
I3C1 Tx 37
I3C1 Rx 38
Reserved 39-47