Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 7/19/2024
Public
Document Table of Contents

4.1.5.2.6. CCU_DMI0, CCU_DMI1 1AXI4 Target Ports

These are the main memory interfaces between the CCU and MPFE. The CCU aggregates the coherent and non-coherent SDRAM traffic from the CAIU and NCAIU onto these ports. The following table shows the DMI0 and DMI1 configuration.

Table 67.  DMI0 and DMI1 Configuration
Parameter Value
Protocol AXI4
ARID width 10
AWID width 10
DATA width 256
ADDR width 40
AxUser 8
Peak burst rate 16 GB/s
Data interleaving No
Max outstanding reads 64
Max outstanding writes 64