Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs

ID 814346
Date 11/27/2024
Public
Document Table of Contents

4.1.6.2. Boot Region CSR Default Settings

The default configuration of the boot region registers is provided as a reference in the table below.

Table 77.  Boot Region CSR Default Settings
Block Register Name Offset Address Register Value Description
Boot Region CAIUBRAR 0x390 0xC070_0600 Valid, peripheral space, 512KB address range, routed to DII3
XAIUBRAR 0x3A0
DCEUBRAR 0x3A0
CAIUBRBLR 0x394 0x0000_0000 512KB OCRAM base address [43:12]
XAIUBRBLR 0x3A4
DCEUBRBLR 0x3A4
CAIUBRBHR 0x398 0x0000_0000 512KB OCRAM base address [51:44]