AN 985: Nios® V Processor Tutorial

ID 784468
Date 7/24/2024
Public
Document Table of Contents

1.2.1.1.2. Creating a Platform Designer System

  1. Click New, select Platform Designer System File, and click OK.
    Figure 9. New Window
  2. In the Open System window, check the project information.
    1. Quartus project: <Working directory>/niosv_top.qpf
    2. Revision: niosv_top
    3. Device family: Agilex 7
    4. Device part: AGFB014R24B2E2V
    5. Platform Designer system: Click Create new Platform Designer System icon, and name the QSYS file as niosv_top.
    Figure 10. Open System Window
  3. Click Create.
  4. In the Platform Designer system, the software instantiates the Clock Bridge and Reset Bridge Intel® FPGA IP by default.
  5. In Clock Bridge IP, configure Explicit clock rate as 100000000 Hz (100 MHz).
  6. In Reset Bridge IP, enable it as an Active low reset.
Figure 11. Default Platform Designer System