Visible to Intel only — GUID: hpd1717725499465
Ixiasoft
1.2.1.1.2.1. Adding Nios® V/m Processor Intel® FPGA IP
1.2.1.1.2.2. Adding On-Chip Memory II (RAM or ROM) Intel® FPGA IP
1.2.1.1.2.3. Adding JTAG UART Intel® FPGA IP
1.2.1.1.2.4. Adding Reset Release Intel® FPGA IP
1.2.1.1.2.5. Connect Interfaces and Signals
1.2.1.1.2.6. Clear System Warnings and Errors
1.2.1.1.2.7. Configuring the Reset Vector of the Nios® V Processor
1.2.1.1.2.8. Saving and Generating System HDL
1.2.1.2.2.1. Adding Nios® V/m Processor Intel® FPGA IP
1.2.1.2.2.2. Adding On-Chip Memory (RAM or ROM) Intel® FPGA IP
1.2.1.2.2.3. Adding JTAG UART Intel® FPGA IP
1.2.1.2.2.4. Adding System ID Peripheral Intel® FPGA IP
1.2.1.2.2.5. Adding Reset Release Intel FPGA IP
1.2.1.2.2.6. Connect Interfaces and Signals
1.2.1.2.2.7. Clear System Warnings and Errors
1.2.1.2.2.8. Saving and Generating System HDL
Visible to Intel only — GUID: hpd1717725499465
Ixiasoft
1.2.1.2.2.1. Adding Nios® V/m Processor Intel® FPGA IP
- Navigate to IP Catalog and click Board.
- Expand NIOSV and niosv_fseries_fpga_dev_kit_ocm_boot.
Figure 34. IP Catalog - Board
- Double-click Nios® V/m Microcontroller Intel® FPGA IP . The New IP Variation window appears.
Figure 35. Nios® V/m Processor Intel® FPGA IP
- Click Finish to instantiate the processor. Leave it at the default settings.
Figure 36. Nios® V/m Processor IP Parameter Editor