Visible to Intel only — GUID: euy1717727519052
Ixiasoft
1.2.1.1.2.1. Adding Nios® V/m Processor Intel® FPGA IP
1.2.1.1.2.2. Adding On-Chip Memory II (RAM or ROM) Intel® FPGA IP
1.2.1.1.2.3. Adding JTAG UART Intel® FPGA IP
1.2.1.1.2.4. Adding Reset Release Intel® FPGA IP
1.2.1.1.2.5. Connect Interfaces and Signals
1.2.1.1.2.6. Clear System Warnings and Errors
1.2.1.1.2.7. Configuring the Reset Vector of the Nios® V Processor
1.2.1.1.2.8. Saving and Generating System HDL
1.2.1.2.2.1. Adding Nios® V/m Processor Intel® FPGA IP
1.2.1.2.2.2. Adding On-Chip Memory (RAM or ROM) Intel® FPGA IP
1.2.1.2.2.3. Adding JTAG UART Intel® FPGA IP
1.2.1.2.2.4. Adding System ID Peripheral Intel® FPGA IP
1.2.1.2.2.5. Adding Reset Release Intel FPGA IP
1.2.1.2.2.6. Connect Interfaces and Signals
1.2.1.2.2.7. Clear System Warnings and Errors
1.2.1.2.2.8. Saving and Generating System HDL
Visible to Intel only — GUID: euy1717727519052
Ixiasoft
1.2.1.2.2.2. Adding On-Chip Memory (RAM or ROM) Intel® FPGA IP
- In IP Catalog, expand OCM and ocm_fseries_fpga_dev_kit.
- Double click On-Chip Memory (RAM or ROM) Intel FPGA IP. The New IP Variation window appears.
Figure 37. On-Chip Memory (RAM or ROM) Intel FPGA IP
- Configure the Total memory size as 262144.
- Navigate to Memory initialization, enable Initialize memory content and Enable non-default initialization file. Provide the filename hello.hex.
- Leave other settings at default.
- Click Finish to instantiate the peripheral.
Figure 38. On-Chip Memory (RAM or ROM) IP Parameter Editor