Visible to Intel only — GUID: zsb1718074383641
Ixiasoft
1.2.1.1.2.1. Adding Nios® V/m Processor Intel® FPGA IP
1.2.1.1.2.2. Adding On-Chip Memory II (RAM or ROM) Intel® FPGA IP
1.2.1.1.2.3. Adding JTAG UART Intel® FPGA IP
1.2.1.1.2.4. Adding Reset Release Intel® FPGA IP
1.2.1.1.2.5. Connect Interfaces and Signals
1.2.1.1.2.6. Clear System Warnings and Errors
1.2.1.1.2.7. Configuring the Reset Vector of the Nios® V Processor
1.2.1.1.2.8. Saving and Generating System HDL
1.2.1.2.2.1. Adding Nios® V/m Processor Intel® FPGA IP
1.2.1.2.2.2. Adding On-Chip Memory (RAM or ROM) Intel® FPGA IP
1.2.1.2.2.3. Adding JTAG UART Intel® FPGA IP
1.2.1.2.2.4. Adding System ID Peripheral Intel® FPGA IP
1.2.1.2.2.5. Adding Reset Release Intel FPGA IP
1.2.1.2.2.6. Connect Interfaces and Signals
1.2.1.2.2.7. Clear System Warnings and Errors
1.2.1.2.2.8. Saving and Generating System HDL
Visible to Intel only — GUID: zsb1718074383641
Ixiasoft
1.2.1.3.1. Creating a New Project
Start developing the Nios® V processor system by choosing the example project in Quartus® Prime software project.
- Launch Quartus® Prime Pro Edition software.
- Click Open Example Project to select the configurable example design.
Figure 49. New Project Wizard
- Select Agilex™ 7 - Configurable Example Design on F-series Transceiver-SoC Development Kit.
Figure 50. Open Example Project
- In Configurable Options for Example Design, disable PIO IP for LED Connection.
Figure 51. Configurable Options for Example Design
- Click Next to review the summary of the new project. Then click Finish.
Figure 52. Summary