Visible to Intel only — GUID: dmh1717727669173
Ixiasoft
1.2.1.1.2.1. Adding Nios® V/m Processor Intel® FPGA IP
1.2.1.1.2.2. Adding On-Chip Memory II (RAM or ROM) Intel® FPGA IP
1.2.1.1.2.3. Adding JTAG UART Intel® FPGA IP
1.2.1.1.2.4. Adding Reset Release Intel® FPGA IP
1.2.1.1.2.5. Connect Interfaces and Signals
1.2.1.1.2.6. Clear System Warnings and Errors
1.2.1.1.2.7. Configuring the Reset Vector of the Nios® V Processor
1.2.1.1.2.8. Saving and Generating System HDL
1.2.1.2.2.1. Adding Nios® V/m Processor Intel® FPGA IP
1.2.1.2.2.2. Adding On-Chip Memory (RAM or ROM) Intel® FPGA IP
1.2.1.2.2.3. Adding JTAG UART Intel® FPGA IP
1.2.1.2.2.4. Adding System ID Peripheral Intel® FPGA IP
1.2.1.2.2.5. Adding Reset Release Intel FPGA IP
1.2.1.2.2.6. Connect Interfaces and Signals
1.2.1.2.2.7. Clear System Warnings and Errors
1.2.1.2.2.8. Saving and Generating System HDL
Visible to Intel only — GUID: dmh1717727669173
Ixiasoft
1.2.1.2.2.6. Connect Interfaces and Signals
Connect the Clock Bridge IP, Reset Bridge, Reset Release IP and Nios® V/m processor to the peripheral.
IP | Host | Peripheral |
---|---|---|
Clock Bridge IP | out_clk | intel_niosv_m_0.clk |
onchip_memory2_0.clk1 | ||
sysid_qsys_0.clk | ||
jtag_uart_0.clk | ||
Reset Bridge IP | out_reset | intel_niosv_m_0.reset |
onchip_memory2_0.reset1 | ||
sysid_qsys_0.reset | ||
jtag_uart_0.reset | ||
Reset Release IP | ninit_done | intel_niosv_m_0.reset |
onchip_memory2_0.reset1 | ||
sysid_qsys_0.reset | ||
jtag_uart_0.reset | ||
Nios V/m Processor IP | platform_irq_rx | jtag_uart_0.irq |
instruction_manager | onchip_memory2_0.s1 | |
data_manager | onchip_memory2_0.s1 | |
sysid_qsys_0.control_slave | ||
jtag_uart_0.avalon_jtag_slave |
Figure 43. Full System Connection