AN 985: Nios® V Processor Tutorial

ID 784468
Date 7/24/2024
Public
Document Table of Contents

1.2.1.2.2.6. Connect Interfaces and Signals

Connect the Clock Bridge IP, Reset Bridge, Reset Release IP and Nios® V/m processor to the peripheral.
Table 2.  Connection between Host and Agent
IP Host Peripheral
Clock Bridge IP out_clk intel_niosv_m_0.clk
onchip_memory2_0.clk1
sysid_qsys_0.clk
jtag_uart_0.clk
Reset Bridge IP out_reset intel_niosv_m_0.reset
onchip_memory2_0.reset1
sysid_qsys_0.reset
jtag_uart_0.reset
Reset Release IP ninit_done intel_niosv_m_0.reset
onchip_memory2_0.reset1
sysid_qsys_0.reset
jtag_uart_0.reset
Nios V/m Processor IP platform_irq_rx jtag_uart_0.irq
instruction_manager onchip_memory2_0.s1
data_manager onchip_memory2_0.s1
sysid_qsys_0.control_slave
jtag_uart_0.avalon_jtag_slave
Figure 43. Full System Connection