Visible to Intel only — GUID: rxl1660068112357
Ixiasoft
1. About the External Memory Interfaces Agilex™ 7 M-Series FPGA IP
2. Design Example Quick Start Guide for External Memory Interfaces Agilex™ 7 M-Series FPGA IP
3. Design Example Description for External Memory Interfaces Agilex™ 7 M-Series FPGA IP
4. Document Revision History for External Memory Interfaces Agilex™ 7 M-Series FPGA IP Design Example User Guide
2.1. Creating an EMIF Project
2.2. Generating and Configuring the EMIF IP
2.3. Parameterizing the External Memory Interface for HPS IP
2.4. Configuring DQ Pin Swizzling
2.5. Generating the Synthesizable EMIF Design Example
2.6. Generating the EMIF Design Example for Simulation
2.7. Pin Placement for Agilex™ 7 M-Series EMIF IP
2.8. Compiling the Agilex™ 7 M-Series EMIF Design Example
2.9. Using the EMIF Design Example with the Test Engine IP
2.10. Generating the EMIF Design Example with the Performance Monitor
2.4.1. Example: DQ Pin Swizzling Within DQS group for x32 DDR4 interface
2.4.2. Example: Byte Swizzling for a x32 DDR4 interface, using a memory device of x8 width
2.4.3. Combining Pin and Byte Swizzling
2.4.4. Example: Swizzling for a x32 + ECC interface
2.4.5. Example: Swizzling for a 2Ch x32 + ECC interface
2.4.6. Example: Byte Swizzling for Lockstep Configuration
Visible to Intel only — GUID: rxl1660068112357
Ixiasoft
1.1. Release Information
IP versions are the same as the Quartus® Prime Design Suite software versions up to v19.1. From Quartus® Prime Design Suite software version 19.2 or later, IP cores have a new IP versioning scheme.
The IP versioning scheme (X.Y.Z) number changes from one software version to another. A change in:
- X indicates a major revision of the IP. If you update your Altera Quartus Prime software, you must regenerate the IP.
- Y indicates the IP includes new features. Regenerate your IP to include these new features.
- Z indicates the IP includes minor changes. Regenerate your IP to include these changes.
IP Name | IP Version | Quartus Version | Release Date |
---|---|---|---|
External Memory Interfaces (EMIF) IP - DDR4 Component | 1.0.0 | 24.3 | 2024.11.18 |
External Memory Interfaces (EMIF) IP - DDR4 DIMM | 1.0.0 | 24.3 | 2024.11.18 |
External Memory Interfaces (EMIF) IP - DDR5 Component | 1.0.0 | 24.3 | 2024.11.18 |
External Memory Interfaces (EMIF) IP - DDR5 DIMM | 1.0.0 | 24.3 | 2024.11.18 |
External Memory Interfaces (EMIF) IP - LPDDR5 Component | 1.0.0 | 24.3 | 2024.11.18 |
Note: This documentation is preliminary and subject to change.