Visible to Intel only — GUID: qmx1665161352947
Ixiasoft
Visible to Intel only — GUID: qmx1665161352947
Ixiasoft
2.2. Terminology for Intel Agilex® 7 M-Series FPGAs
Term | Description |
---|---|
NoC | Network-on-Chip based communications structure between elements only in Intel Agilex® 7 M-Series FPGAs. |
Hard Memory NoC | The NoC subsystem implemented as a hard block in the Intel Agilex® 7 M-Series FPGA for interfacing with high-bandwidth memory and external memory interfaces. |
NoC Initiator | The bridge between the AXI4 manager in user logic and the hard memory NoC. |
NoC Target | The bridge between the AXI4 subordinate IP in the periphery and the hard memory NoC. |
Fabric NoC | An optional implementation of the NoC initiator where the read response data is written directly to M20K memory blocks. |
HBM2e | The in-package, high-bandwidth memory available in Intel Agilex® 7 M-Series FPGAs. |
AXI4 Manager | Function that initiates transactions on an AXI4 interconnect. |
AXI4 Subordinate | Function that responds to transactions on an AXI4 interconnect. |
GPIO-B Blocks | General purpose I/O bank available in Intel Agilex® 7 M-Series FPGAs. |
NoC PLL | Dedicated phase lock loop (PLL) for the hard memory NoC. |
NoC SSM | Sub-system manager for the hard memory NoC. |