Visible to Intel only — GUID: fwq1646674865329
Ixiasoft
1. F-Tile JESD204B IP Quick Reference
2. About the F-Tile JESD204B Intel® FPGA IP
3. Getting Started
4. F-Tile JESD204B IP Functional Description
5. F-Tile JESD204B IP Deterministic Latency Implementation Guidelines
6. F-Tile JESD204B IP Debug Guidelines
7. F-Tile JESD204B Intel FPGA IP User Guide Archives
8. Document Revision History for the F-Tile JESD204B Intel® FPGA IP User Guide
3.1. Introduction to Intel® FPGA IP Cores
3.2. Installing and Licensing Intel® FPGA IP Cores
3.3. Intel® FPGA IP Evaluation Mode
3.4. Upgrading IP Cores
3.5. IP Catalog and Parameter Editor
3.6. Design Walkthrough
3.7. F-Tile JESD204B IP Design Considerations
3.8. F-Tile JESD204B Intel® FPGA IP Parameters
3.9. F-Tile JESD204B IP Component Files
Visible to Intel only — GUID: fwq1646674865329
Ixiasoft
2.4. IP Variation
The F-Tile JESD204B IP has only one core variation:
- JESD204B MAC and PHY
In a subsystem where there are multiple ADC and DAC converters, you need to use the Quartus® Prime software to merge the transceivers and group them into the transceiver architecture. For example, to create two instances of the F-Tile JESD204B TX IP with four lanes each and four instances of the F-Tile JESD204B RX IP with two lanes each, you can apply the following option:
- MAC and PHY option
- Generate F-Tile JESD204B TX IP with four lanes and F-Tile JESD204B RX IP with two lanes.
- Instantiate the desired components.
- Use the Quartus® Prime software to merge the PHY lanes.
Note: If the data rate for TX and RX is different, duplex mode is not allowed. In this case, you have to generate a RX-only on the RX data rate and a TX-only on the TX data rate.