F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP Design Example User Guide

ID 720987
Date 4/01/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1. About the F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP Design Example User Guide

Updated for:
Intel® Quartus® Prime Design Suite 21.4.1
IP Version 20.0.0
This user guide provides the features, architecture description, steps to instantiate, and guidelines about the design examples for the Low Latency Ethernet 10G MAC Intel® FPGA IP using the Intel® Agilex™ (F-tile) devices.

Intended Audience

This document is intended for:

  • Design architect to make IP selection during system level design planning phase
  • Hardware designers when integrating the IP into their system level design
  • Validation engineers during system level simulation and hardware validation phase

Related Documents

The following table lists other reference documents which are related to the Low Latency Ethernet 10G MAC Intel® FPGA IP.
Table 1.  Related Documents
Reference Description
F-Tile Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide Provides the features, architecture description, steps to instantiate, and guidelines about the Low Latency Ethernet 10G MAC Intel® FPGA IP for Intel® Agilex™ (F-tile) devices.
Low Latency Ethernet 10G MAC Intel® FPGA IP Release Notes Lists the changes made for the Low Latency Ethernet 10G MAC Intel® FPGA IP in a particular release.
F-Tile 1G/2.5G/5G/10G Multi-rate Ethernet PHY Intel® FPGA IP User Guide Provides the features, architecture description, steps to instantiate, and guidelines about the 1G/2.5G/5G/10G Multi-rate Ethernet PHY Intel® FPGA IP for Intel® Agilex™ (F-tile) devices.
F-Tile Ethernet Intel® FPGA Hard IP User Guide Provides the features, architecture description, steps to instantiate, and guidelines about the F-Tile Ethernet Intel® FPGA Hard IP.
Intel® Agilex™ Device Data Sheet

This document describes the electrical characteristics, switching characteristics, configuration specifications, and timing for Intel® Agilex™ devices.

Acronyms and Glossary

Table 2.  Acronym List
Acronym Expansion
ALM Adaptive Logic Element
CRC Cyclic redundancy code
DIC Deficit idle count
IPG Inter-packet gap
CSR Control and Status Register
FPGA Field Programmable Gate Array
LAB Logic Array Block
LUT Look-up table
MAC Media Access Control
MLAB Memory Logic Array Block
PCS Physical coding sublayer
PFC Priority-based flow control
PHY Physical layer
PLL Phase-locked loop
PMA Physical medium attachment
VLAN Virtual local area network