Visible to Intel only — GUID: mwh1410384483016
Ixiasoft
Visible to Intel only — GUID: mwh1410384483016
Ixiasoft
2.2. Signal Tap Debugging Flow
To use the Signal Tap logic analyzer to debug your design, you compile your design that includes one or more Signal Tap instances that you define, configure the target device, and then run the logic analyzer to capture and analyze signal data.
When Should I Add Signal Tap to the Design?
It is best to add the Signal Tap logic analyzer to your design early in the design flow to help prevent later difficulty in fitting the Signal Tap logic into the target device. If you add Signal Tap late in the design cycle, you may have difficulty with fitting if the device is already at 90-95% full. However, you can use the ECO compilation feature to add Signal Tap as soon as you initially create the design, even before adding nodes or running synthesis. This technique allows you to more easily make the ECO connections later if needed. Refer to Using the ECO Compilation Flow in Quartus® Prime Pro Edition User Guide: Design Optimization.
The following steps describe the Signal Tap debugging flow in detail: