Visible to Intel only — GUID: mcn1419934453938
Ixiasoft
Transceiver Specifications for Cyclone V GX, GT, SX, and ST Devices
CTLE Response at Data Rates > 3.25 Gbps across Supported AC Gain and DC Gain
CTLE Response at Data Rates ≤ 3.25 Gbps across Supported AC Gain and DC Gain
Typical TX VOD Setting for Cyclone® V Transceiver Channels with termination of 100 Ω
Transmitter Pre-Emphasis Levels
Transceiver Compliance Specification
HPS Clock Performance
HPS PLL Specifications
Quad SPI Flash Timing Characteristics
SPI Timing Characteristics
SD/MMC Timing Characteristics
USB Timing Characteristics
Ethernet Media Access Controller (EMAC) Timing Characteristics
I2C Timing Characteristics
NAND Timing Characteristics
Arm* Trace Timing Characteristics
UART Interface
GPIO Interface
CAN Interface
HPS JTAG Timing Specifications
POR Specifications
FPGA JTAG Configuration Timing
FPP Configuration Timing
Active Serial (AS) Configuration Timing
DCLK Frequency Specification in the AS Configuration Scheme
Passive Serial (PS) Configuration Timing
Initialization
Configuration Files
Minimum Configuration Time Estimation
Remote System Upgrades
User Watchdog Internal Oscillator Frequency Specifications
Visible to Intel only — GUID: mcn1419934453938
Ixiasoft
NAND Timing Characteristics
Symbol | Description | Min | Max | Unit |
---|---|---|---|---|
Twp 72 | Write enable pulse width | 10 | — | ns |
Twh 72 | Write enable hold time | 7 | — | ns |
Trp 72 | Read enable pulse width | 10 | — | ns |
Treh 72 | Read enable hold time | 7 | — | ns |
Tclesu 72 | Command latch enable to write enable setup time | 10 | — | ns |
Tcleh 72 | Command latch enable to write enable hold time | 5 | — | ns |
Tcesu 72 | Chip enable to write enable setup time | 15 | — | ns |
Tceh 72 | Chip enable to write enable hold time | 5 | — | ns |
Talesu 72 | Address latch enable to write enable setup time | 10 | — | ns |
Taleh 72 | Address latch enable to write enable hold time | 5 | — | ns |
Tdsu 72 | Data to write enable setup time | 10 | — | ns |
Tdh 72 | Data to write enable hold time | 5 | — | ns |
Tcea | Chip enable to data access time | — | 25 | ns |
Trea | Read enable to data access time | — | 16 | ns |
Trhz | Read enable to data high impedance | — | 100 | ns |
Trr | Ready to read enable low | 20 | — | ns |
Figure 15. NAND Command Latch Timing Diagram
Figure 16. NAND Address Latch Timing Diagram
Figure 17. NAND Data Write Timing Diagram
Figure 18. NAND Data Read Timing Diagram
72 Timing of the NAND interface is controlled through the NAND configuration registers.