Visible to Intel only — GUID: sam1403476904249
Ixiasoft
Visible to Intel only — GUID: sam1403476904249
Ixiasoft
3.6.7. Variable Precision DSP Block Control Signals
The Stratix® V variable precision DSP block has a total of 14 dynamic control signal inputs. The variable precision DSP block dynamic signals are user-configurable and can be set to toggle or not at run time.
The Stratix® V variable precision DSP block supports 18-bit and 27-bit input cascading.
Signal Name | Function | Count |
---|---|---|
NEGATE | Control the operation of the decimation | 1 |
LOADCONST | Preload an initial value to the accumulator | 1 |
ACCUMULATE | Enable accumulation | 1 |
SUB | This signal has two functions:
|
1 |
COEFSELA COEFSELB |
Controls the internal coefficient select multiplexer along with select signals provided through the MSB of each 18-bit data input |
2 |
CLK0 CLK1 CLK2 |
Variable precision DSP-block-wide clock signals | 3 |
ENA0 ENA1 ENA2 |
Variable precision DSP-block-wide clock enable signals | 3 |
ACLR0 ACLR1 |
Variable precision DSP-block-wide asynchronous clear signals | 2 |
Total Count per DSP Block | 14 |