Stratix® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683665
Date 10/18/2023
Public
Document Table of Contents

7.3.3.2. DLL Reference Clock Input for Stratix V Devices

Table 69.  DLL Reference Clock Input for Stratix V E E9 and EB, and Stratix V GX A9, AB, B9, and BB Devices
DLL PLL CLKIN
Center Corner Left Center Right

DLL_TL

CEN_X104_Y166

CEN_X104_Y157

COR_X0_Y170

COR_X0_Y161

CLK20P

CLK21P

CLK22P

CLK23P

CLK16P

CLK17P

CLK18P

CLK19P

DLL_TR

CEN_X104_Y166

CEN_X104_Y157

COR_X225_Y170

COR_X225_Y161

CLK16P

CLK17P

CLK18P

CLK19P

CLK12P

CLK13P

CLK14P

CLK15P

DLL_BR

CEN_X104_Y11

CEN_X104_Y2

COR_X225_Y10

COR_X225_Y1

CLK4P

CLK5P

CLK6P

CLK7P

CLK8P

CLK9P

CLK10P

CLK11P

DLL_BL

CEN_X104_Y11

CEN_X104_Y2

COR_X0_Y10

COR_X0_Y1

CLK0P

CLK1P

CLK2P

CLK3P

CLK4P

CLK5P

CLK6P

CLK7P

Table 70.  DLL Reference Clock Input for Stratix V GX A3 (with 36 Transceivers) and A4, and Stratix V GS D5 Devices
DLL PLL CLKIN
Center Corner Left Center Right

DLL_TL

CEN_X92_Y96

CEN_X92_Y87

COR_X0_Y100

COR_X0_Y91

CLK20P

CLK21P

CLK22P

CLK23P

CLK16P

CLK17P

CLK18P

CLK19P

DLL_TR

CEN_X92_Y96

CEN_X92_Y87

COR_X202_Y100

COR_X202_Y91

CLK16P

CLK17P

CLK18P

CLK19P

CLK12P

CLK13P

CLK14P

CLK15P

DLL_BR

CEN_X92_Y11

CEN_X92_Y2

COR_X202_Y10

COR_X202_Y1

CLK4P

CLK5P

CLK6P

CLK7P

CLK8P

CLK9P

CLK10P

CLK11P

DLL_BL

CEN_X92_Y11

CEN_X92_Y1

COR_X0_Y10

COR_X0_Y1

CLK0P

CLK1P

CLK2P

CLK3P

CLK4P

CLK5P

CLK6P

CLK7P

Table 71.  DLL Reference Clock Input for Stratix V GX B5 and B6 Devices
DLL PLL CLKIN
Center Corner Left Center Right

DLL_TL

CEN_X90_Y123

CEN_X90_Y114

LR_X0_Y109

LR_X0_Y100

CLK20P

CLK21P

CLK22P

CLK23P

CLK16P

CLK17P

CLK18P

CLK19P

DLL_TR

CEN_X90_Y123

CEN_X90_Y114

LR_X197_Y109

LR_X197_Y100

CLK16P

CLK17P

CLK18P

CLK19P

CLK12P

CLK13P

CLK14P

CLK15P

DLL_BR

CEN_X90_Y11

CEN_X90_Y2

LR_X197_Y14

LR_X197_Y5

CLK4P

CLK5P

CLK6P

CLK7P

CLK8P

CLK9P

CLK10P

CLK11P

DLL_BL

CEN_X90_Y11

CEN_X90_Y2

LR_X0_Y14

LR_X0_Y5

CLK0P

CLK1P

CLK2P

CLK3P

CLK4P

CLK5P

CLK6P

CLK7P

Table 72.  DLL Reference Clock Input for Stratix V GX A5 and A7, and Stratix V GT C5 and C7 Devices
DLL PLL CLKIN
Center Corner Left Center Right

DLL_TL

CEN_X98_Y118

CEN_X98_Y109

COR_X0_Y122

COR_X0_Y113

CLK20P

CLK21P

CLK22P

CLK23P

CLK16P

CLK17P

CLK18P

CLK19P

DLL_TR

CEN_X98_Y118

CEN_X98_Y109

COR_X210_Y122

COR_X210_Y113

CLK16P

CLK17P

CLK18P

CLK19P

CLK12P

CLK13P

CLK14P

CLK15P

DLL_BR

CEN_X98_Y11

CEN_X98_Y2

COR_X210_Y10

COR_X210_Y1

CLK4P

CLK5P

CLK6P

CLK7P

CLK8P

CLK9P

CLK10P

CLK11P

DLL_BL

CEN_X98_Y11

CEN_X98_Y2

COR_X0_Y10

COR_X0_Y1

CLK0P

CLK1P

CLK2P

CLK3P

CLK4P

CLK5P

CLK6P

CLK7P

Table 73.  DLL Reference Clock Input for Stratix V GX A3 (with 24 Transceivers), and Stratix V GS D3 and D4 Devices
DLL PLL CLKIN
Center Corner Left Center Right

DLL_TL

CEN_X84_Y77

CEN_X84_Y68

COR_X0_Y81

COR_X0_Y72

CLK20P

CLK21P

CLK22P

CLK23P

CLK16P

CLK17P

CLK18P

CLK19P

DLL_TR

CEN_X84_Y77

CEN_X84_Y68

COR_X185_Y81

COR_X185_Y72

CLK16P

CLK17P

CLK18P

CLK19P

CLK12P

CLK13P

CLK14P

CLK15P

DLL_BR

CEN_X84_Y11

CEN_X84_Y2

COR_X185_Y10

COR_X185_Y1

CLK4P

CLK5P

CLK6P

CLK7P

CLK8P

CLK9P

CLK10P

CLK11P

DLL_BL

CEN_X84_Y11

CEN_X84_Y2

COR_X0_Y10

COR_X0_Y1

CLK0P

CLK1P

CLK2P

CLK3P

CLK4P

CLK5P

CLK6P

CLK7P

Table 74.  DLL Reference Clock Input for Stratix V GS D6 and D8 Devices
DLL PLL CLKIN
Center Corner Left Center Right

DLL_TL

CEN_X96_Y141

CEN_X96_Y132

COR_X0_Y145

COR_X0_Y136

CLK20P

CLK21P

CLK22P

CLK23P

CLK16P

CLK17P

CLK18P

CLK19P

DLL_TR

CEN_X96_Y141

CEN_X96_Y132

COR_X208_Y145

COR_X208_Y136

CLK16P

CLK17P

CLK18P

CLK19P

CLK12P

CLK13P

CLK14P

CLK15P

DLL_BR

CEN_X96_Y11

CEN_X96_Y2

COR_X208_Y10

COR_X208_Y1

CLK4P

CLK5P

CLK6P

CLK7P

CLK8P

CLK9P

CLK10P

CLK11P

DLL_BL

CEN_X96_Y11

CEN_X96_Y2

COR_X0_Y10

COR_X0_Y1

CLK0P

CLK1P

CLK2P

CLK3P

CLK4P

CLK5P

CLK6P

CLK7P