Stratix® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683665
Date 10/18/2023
Public
Document Table of Contents

4.2.2. PLL Locations in Stratix® V Devices

Stratix® V devices provide PLLs for the transceiver channels. These PLLs are located in a strip, where the strip refers to an area in the FPGA.

The total number of PLLs in the Stratix® V devices includes the PLLs in the PLL strip. However, the transceivers can only use the PLLs located in the strip. This constraint also applies in case the fractional PLL is used to drive the transceiver TX PLL input reference clock.

The following figures show the physical locations of the fractional PLLs. Every index represents one fractional PLL in the device. The physical locations of the fractional PLLs correspond to the coordinates in the Quartus II Chip Planner.

Figure 66. PLL Locations for Stratix® V GS D5 Device, and Stratix® V GX A3 (with 36 transceivers) and A4 Devices This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.


Figure 67. PLL Locations for Stratix® V GX B5 and B6 Devices This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.


Figure 68. PLL Locations for Stratix® V GT C5 and C7 Devices, and Stratix® V GX A5 and A7 Devices This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.


Figure 69. PLL Locations for Stratix® V GS D3 and D4 Devices, and Stratix® V GX A3 (with 24 transceivers) Device This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.


Figure 70. PLL Locations for Stratix® V GS D6 and D8 Devices This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.


Figure 71. PLL Locations for Stratix® V E E9 and EB Devices, and Stratix® V GX A9, AB, B9, and BB Devices This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.