Visible to Intel only — GUID: sam1403477971604
Ixiasoft
Visible to Intel only — GUID: sam1403477971604
Ixiasoft
6.2.2.1. Altera_PLL Signal Interface with ALTLVDS IP Core
From the Altera_PLL IP Core | To the ALTLVDS Transmitter | To the ALTLVDS Receiver |
---|---|---|
Serial clock output (outclk0) The serial clock output (outclk0) can only drive tx_inclock on the ALTLVDS transmitter, and rx_inclock and rx_dpaclock on the ALTLVDS receiver. This clock cannot drive the core logic. |
tx_inclock (serial clock input to the transmitter) |
rx_inclock (serial clock input) rx_dpaclock |
Load enable output (outclk1) |
tx_enable (load enable to the transmitter) |
rx_enable (load enable for the deserializer) |
Parallel clock output (outclk2) |
Parallel clock used inside the transmitter core logic in the FPGA fabric |
rx_syncclock (parallel clock input) and parallel clock used inside the receiver core logic in the FPGA fabric |
~(locked) |
— | pll_areset (asynchronous PLL reset port) The pll_areset signal is automatically enabled for the LVDS receiver in external PLL mode. This signal does not exist for LVDS transmitter instantiation when the external PLL option is enabled. |