Stratix® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683665
Date 10/18/2023
Public
Document Table of Contents

9.5.3. CRC Calculation Time For Entire Device

While the CRC calculation is done on a per frame basis, it is important to know the time taken to complete CRC calculations for the entire device. The entire device detection time is the time taken to do CRC calculations on every frame in the device. This time depends on the device and the error detection clock frequency. The error detection clock frequency also depends on the device and on the internal oscillator frequency, which varies from 42.6 MHz to 100 MHz.

You can calculate the minimum and maximum time for any number of divisor based on the following formula:

Maximum time (n) = 2^(n-8) * tMAX

Minimum time (n) = 2^n * tMIN

where the range of n is from 0 to 8.

Table 91.  Device EDCRC Detection Time in Stratix V DevicesThe following table lists the minimum and maximum time taken to calculate the CRC value:
  • The minimum time is derived using the maximum clock frequency with a divisor of 0.
  • The maximum time is derived using the minimum clock frequency with a divisor of 8.
Variant Member Code Package tMIN (ms) tMAX (s)
Stratix V GX A3 EH29-H780 38 19.42
HF35-F1152 38 19.42
KF35-F1152 38 19.42
KF40-F1517/KH40-H1517 38 19.42
A4 All 38 19.42
A5 47 24.20
A7 47 24.20
A9 68 35.21
AB 68 35.21
B5 45 23.52
B6 45 23.52
Stratix V GT C5 All 47 24.20
C7 47 24.20
Stratix V GS D3 All 29 14.91
D4 EH29-H780 29 14.91
HF35-F1152 38 19.42
KF40-F1517/KH40-H1517 38 19.42
D5 All 38 19.42
D6 54 27.81
D8 54 27.81
Stratix V E E9 All 68 35.21
EB 68 35.21