Visible to Intel only — GUID: mcn1425189848837
Ixiasoft
1.1. Fractional PLL Reconfiguration in 28-nm Devices
1.2. Fractional PLL Dynamic Phase Shifting in the Intel® Quartus® Prime Software
1.3. Design Considerations
1.4. Using the Design Examples
1.5. Tutorial Walkthrough
1.6. Document Revision History for AN 661: Implementing Fractional PLL Reconfiguration with Altera PLL and Altera PLL Reconfig IP Cores
1.1.1.1. Connectivity between Altera PLL and Altera PLL Reconfig IP Cores
1.1.1.2. Connecting Altera PLL and Altera PLL Reconfig IP Cores
1.1.1.3. Avalon-MM Signals in Altera PLL Reconfig IP Core
1.1.1.4. Registers and Counters Settings
1.1.1.5. Reconfiguring Fractional PLL Settings with Avalon-MM Interface
1.1.1.6. .mif Streaming Reconfiguration
1.4.1. Software Requirement
1.4.2. Design Example 1: PLL Reconfiguration with Altera PLL Reconfig IP Core to Reconfigure M, N, and C Counters
1.4.3. Design Example 2: PLL Reconfiguration with Altera PLL Reconfig IP Core to Perform Dynamic Phase Shift
1.4.4. Design Example 3: PLL Reconfiguration with Altera PLL Reconfig IP Core using Qsys Design Flow
1.4.5. Design Example 4: Dynamic Phase Shift with Altera PLL IP Core
1.4.6. Design Example 5: .mif Streaming Reconfiguration
Visible to Intel only — GUID: mcn1425189848837
Ixiasoft
1.4.4.2. Main Menu Commands in Qsys
Command | Description |
---|---|
Switch A | This command reconfigures the M counter to 26 (high_count = 13, low_count = 13). |
Switch B | This command reconfigures the N counter to 4 (high_count = 2, low_count = 2). |
Switch C | This command reconfigures the C0 to 16 with 62.5% duty cycle (high_count = 10, low_count = 6). |
Switch D | This command reconfigures the C1 to 20 with 30% duty cycle (high_count = 6, low_count = 14). |
Switch E | This command reconfigures the K counter to MFRAC= 0.375. |
Switch F | This command performs dynamic phase shift on C0 for three steps forward. |
Switch G | This command performs dynamic phase shift on C1 for seven steps backward. |
Switch H | This command reconfigures the M counter and MFRAC value to 68.75, N counters to 4 and C0 to 8 (with 37.5% duty cycle). |
Switch I | This command enters submenu to readback register bit. For the commands in the submenu, refer to the Submenu Commands in Qsys table. |
Related Information