Visible to Intel only — GUID: mcn1425186739914
Ixiasoft
1.1. Fractional PLL Reconfiguration in 28-nm Devices
1.2. Fractional PLL Dynamic Phase Shifting in the Intel® Quartus® Prime Software
1.3. Design Considerations
1.4. Using the Design Examples
1.5. Tutorial Walkthrough
1.6. Document Revision History for AN 661: Implementing Fractional PLL Reconfiguration with Altera PLL and Altera PLL Reconfig IP Cores
1.1.1.1. Connectivity between Altera PLL and Altera PLL Reconfig IP Cores
1.1.1.2. Connecting Altera PLL and Altera PLL Reconfig IP Cores
1.1.1.3. Avalon-MM Signals in Altera PLL Reconfig IP Core
1.1.1.4. Registers and Counters Settings
1.1.1.5. Reconfiguring Fractional PLL Settings with Avalon-MM Interface
1.1.1.6. .mif Streaming Reconfiguration
1.4.1. Software Requirement
1.4.2. Design Example 1: PLL Reconfiguration with Altera PLL Reconfig IP Core to Reconfigure M, N, and C Counters
1.4.3. Design Example 2: PLL Reconfiguration with Altera PLL Reconfig IP Core to Perform Dynamic Phase Shift
1.4.4. Design Example 3: PLL Reconfiguration with Altera PLL Reconfig IP Core using Qsys Design Flow
1.4.5. Design Example 4: Dynamic Phase Shift with Altera PLL IP Core
1.4.6. Design Example 5: .mif Streaming Reconfiguration
Visible to Intel only — GUID: mcn1425186739914
Ixiasoft
1.6. Document Revision History for AN 661: Implementing Fractional PLL Reconfiguration with Altera PLL and Altera PLL Reconfig IP Cores
Document Version | Changes |
---|---|
2019.10.14 | Added a note to the VCO Post Divide Counter Setting register in the Fractional PLL Dynamic Reconfiguration Registers and Settings table. |
2019.04.03 |
|
2018.11.29 | Fixed broken links for design examples and corrected design files filename. |
Date | Version | Changes |
---|---|---|
May 2016 | 2016.05.02 |
|
May 2015 | 2015.05.04 |
|
August 2014 | 3.1 |
|
November 2013 | 3.0 |
|
October 2012 | 2.0 |
|
May 2012 | 1.1 | Updated “Design Considerations” on page 18. |
February 2012 | 1.0 | Initial release. |