Visible to Intel only — GUID: mcn1424962721707
Ixiasoft
1.1. Fractional PLL Reconfiguration in 28-nm Devices
1.2. Fractional PLL Dynamic Phase Shifting in the Intel® Quartus® Prime Software
1.3. Design Considerations
1.4. Using the Design Examples
1.5. Tutorial Walkthrough
1.6. Document Revision History for AN 661: Implementing Fractional PLL Reconfiguration with Altera PLL and Altera PLL Reconfig IP Cores
1.1.1.1. Connectivity between Altera PLL and Altera PLL Reconfig IP Cores
1.1.1.2. Connecting Altera PLL and Altera PLL Reconfig IP Cores
1.1.1.3. Avalon-MM Signals in Altera PLL Reconfig IP Core
1.1.1.4. Registers and Counters Settings
1.1.1.5. Reconfiguring Fractional PLL Settings with Avalon-MM Interface
1.1.1.6. .mif Streaming Reconfiguration
1.4.1. Software Requirement
1.4.2. Design Example 1: PLL Reconfiguration with Altera PLL Reconfig IP Core to Reconfigure M, N, and C Counters
1.4.3. Design Example 2: PLL Reconfiguration with Altera PLL Reconfig IP Core to Perform Dynamic Phase Shift
1.4.4. Design Example 3: PLL Reconfiguration with Altera PLL Reconfig IP Core using Qsys Design Flow
1.4.5. Design Example 4: Dynamic Phase Shift with Altera PLL IP Core
1.4.6. Design Example 5: .mif Streaming Reconfiguration
Visible to Intel only — GUID: mcn1424962721707
Ixiasoft
1.2.1.3. Logical Counter Bit Setting
Logical Counter | cntsel[4:0] Bit Setting |
---|---|
Logical counter C0 | 5'b00000 |
Logical counter C1 | 5b'00001 |
Logical counter C2 | 5'b00010 |
Logical counter C3 | 5'b00011 |
Logical counter C4 | 5'b00100 |
Logical counter C5 | 5'b00101 |
Logical counter C6 | 5'b00110 |
Logical counter C7 | 5'b00111 |
Logical counter C8 | 5'b01000 |
Logical counter C9 | 5'b01001 |
Logical counter C10 | 5'b01010 |
Logical counter C11 | 5'b01011 |
Logical counter C12 | 5'b01100 |
Logical counter C13 | 5'b01101 |
Logical counter C14 | 5'b01110 |
Logical counter C15 | 5'b01111 |
Logical counter C16 | 5'b10000 |
Logical counter C17 | 5'b10001 |