Visible to Intel only — GUID: mcn1425186345039
Ixiasoft
1.1. Fractional PLL Reconfiguration in 28-nm Devices
1.2. Fractional PLL Dynamic Phase Shifting in the Intel® Quartus® Prime Software
1.3. Design Considerations
1.4. Using the Design Examples
1.5. Tutorial Walkthrough
1.6. Document Revision History for AN 661: Implementing Fractional PLL Reconfiguration with Altera PLL and Altera PLL Reconfig IP Cores
1.1.1.1. Connectivity between Altera PLL and Altera PLL Reconfig IP Cores
1.1.1.2. Connecting Altera PLL and Altera PLL Reconfig IP Cores
1.1.1.3. Avalon-MM Signals in Altera PLL Reconfig IP Core
1.1.1.4. Registers and Counters Settings
1.1.1.5. Reconfiguring Fractional PLL Settings with Avalon-MM Interface
1.1.1.6. .mif Streaming Reconfiguration
1.4.1. Software Requirement
1.4.2. Design Example 1: PLL Reconfiguration with Altera PLL Reconfig IP Core to Reconfigure M, N, and C Counters
1.4.3. Design Example 2: PLL Reconfiguration with Altera PLL Reconfig IP Core to Perform Dynamic Phase Shift
1.4.4. Design Example 3: PLL Reconfiguration with Altera PLL Reconfig IP Core using Qsys Design Flow
1.4.5. Design Example 4: Dynamic Phase Shift with Altera PLL IP Core
1.4.6. Design Example 5: .mif Streaming Reconfiguration
Visible to Intel only — GUID: mcn1425186345039
Ixiasoft
1.5.4.1. Adding Test Code to the Nios II SBT for Eclipse
To add a test code to the Nios II SBT for Eclipse, follow these steps:
- Launch the Nios II SBT for Eclipse.
- On the File menu, point to Switch Workspace, click Other, and select your project directory.
- On the File menu, point to New and click Project.
- Select Nios II Application and BSP from Template and click Next.
- In the Select Project Template list, click Blank Project, and then locate the SOPC Information File (.sopcinfo).
- Type pll_reconfig as project name under the Application project.
- Click Next and click Finish.
- In Window Explorer, drag PLL_RECONFIG.c to the pll_reconfig directory.