Visible to Intel only — GUID: wlu1614202409846
Ixiasoft
1.2.1. Functional Description for the Programmed Input/Output (PIO) Design Example
1.2.2. Functional Description for the Single Root I/O Virtualization (SR-IOV) Design Example
1.2.3. Functional Description for the Performance Design Example
1.2.4. Functional Description for the Performance Design Example for TL Bypass Mode
1.2.5. Hardware and Software Requirements
2.4.5.1. ebfm_barwr Procedure
2.4.5.2. ebfm_barwr_imm Procedure
2.4.5.3. ebfm_barrd_wait Procedure
2.4.5.4. ebfm_barrd_nowt Procedure
2.4.5.5. ebfm_cfgwr_imm_wait Procedure
2.4.5.6. ebfm_cfgwr_imm_nowt Procedure
2.4.5.7. ebfm_cfgrd_wait Procedure
2.4.5.8. ebfm_cfgrd_nowt Procedure
2.4.5.9. BFM Configuration Procedures
2.4.5.10. BFM Shared Memory Access Procedures
2.4.5.11. BFM Log and Message Procedures
2.4.5.12. Verilog HDL Formatting Functions
2.4.5.11.1. ebfm_display Verilog HDL Function
2.4.5.11.2. ebfm_log_stop_sim Verilog HDL Function
2.4.5.11.3. ebfm_log_set_suppressed_msg_mask Task
2.4.5.11.4. ebfm_log_set_stop_on_msg_mask Verilog HDL Task
2.4.5.11.5. ebfm_log_open Verilog HDL Function
2.4.5.11.6. ebfm_log_close Verilog HDL Function
Visible to Intel only — GUID: wlu1614202409846
Ixiasoft
2.7. Running the Design Example
Here are the test operations you can perform on the R-Tile Avalon® -ST for PCIe design examples:
Operations | Required BAR | Supported by R-Tile Avalon® -ST IP for PCIe Design Examples | ||
---|---|---|---|---|
PIO | SR-IOV | Performance | ||
0: Link test - 100 writes and reads | 0 | Yes | Yes | No |
1: Write memory space | 0 | Yes | Yes | No |
2: Read memory space | 0 | Yes | Yes | No |
3: Write configuration space | N/A | Yes | No | No |
4: Read configuration space | N/A | Yes | No | No |
5: Change BAR | N/A | Yes | Yes | No |
6: Change device | N/A | Yes | Yes | No |
7: Enable SR-IOV | N/A | No | Yes | No |
8: Do a link test for every enabled virtual function belonging to the current device | N/A | No | Yes | No |
9: Perform DMA for performance test | N/A | No | No | Yes |
Note: When using the Agilex™ 7 I-Series FPGA Development Kit, set the PCIe REFCLK Select switch to select the clock from the PCIe Connector. For more details, refer to the Agilex™ 7 I-Series FPGA Development Kit User Guide.