Low Latency Ethernet 10G MAC Intel® Arria® 10 FPGA IP Design Example User Guide

ID 683063
Date 1/11/2022
Public
Document Table of Contents

5.3.2. Clocking Scheme

Figure 36. Clocking Scheme for the 1G/2.5G Ethernet Design Example with IEEE 1588v2 Feature
Figure 37. Clocking Scheme for the 1G/2.5G Ethernet Design Example without IEEE 1588v2 Feature