Visible to Intel only — GUID: fvw1475345879907
Ixiasoft
1. Quick Start Guide
2. Detailed Description for Arria® 10 Serial Lite III Streaming Standard Clocking Mode
3. Detailed Description for Arria® 10 Serial Lite III Streaming Advanced Clocking Mode
4. Serial Lite III Streaming Arria® 10 FPGA IP Design Example User Guide Archives
5. Document Revision History for Serial Lite III Streaming Arria® 10 FPGA IP Design Example User Guide
Visible to Intel only — GUID: fvw1475345879907
Ixiasoft
3.5. Hardware Testing
Once you download the design and accompanying software into the FPGA, you can test the design operation through the interactive session. The interactive session provides helpful statistics, as well as controls for controlling various aspects of the design.
You can control the following operations through the interactive session by entering the option numbers listed below:
- Enable Data Generator/Checker—Enables the traffic generator and start sending out data. This option enable data streaming in continuous mode.
- Disable Data Generator/Checker—Disables traffic generation.
- Reset Source Core—Resets the source core and traffic generator.
- Reset Sink Core—Resets the sink core and traffic checker.
- Display Error Details—Displays the error statistics.
- Toggle Burst/Continuous Mode—Resets the source and sink MACs and switches the traffic generator to generate a burst or continuous traffic stream. By default, the design example is set to burst mode. When in continuous mode, the burst count will always show 1. Disable the data generator/checker before switching mode to avoid transmission error.
- Toggle CRC Error Insertion—Turns CRC error injection off or on. By default, the design example has CRC error injection turned off.