Visible to Intel only — GUID: vqx1614039830182
Ixiasoft
1. Overview
2. Getting Started
3. F-Tile Ethernet Intel® FPGA Hard IP Parameters
4. Functional Description
5. Clocks
6. Resets
7. Interface Overview
8. Configuration Registers
9. Supported Modules and IPs
10. Supported Tools
11. F-Tile Ethernet Intel® FPGA Hard IP User Guide Archives
12. Document Revision History
4.4.1. Features
4.4.2. PTP Timestamp Accuracy
4.4.3. PTP Client Flow
4.4.4. RX Virtual Lane Offset Calculation for No FEC Variants
4.4.5. Virtual Lane Order and Offset Values
4.4.6. UI Adjustment
4.4.7. Reference Time Interval
4.4.8. Minimum and Maximum Reference Time (TAM) Interval for UI Measurement (Hardware)
4.4.9. UI Value and PMA Delay
4.4.10. Routing Delay Adjustment for Advanced Timestamp Accuracy Mode
5.1. Clock Connections in Single Instance Operation
5.2. Clock Connections in Multiple Instance Operation
5.3. Clock Connections in MAC Asynchronous FIFO Operation
5.4. Clock Connections in PTP-Based Synchronous and Asynchronous Operation
5.5. Clock Connections in Synchronous Ethernet Operation
5.6. Custom Cadence
7.1. Status Interface
7.2. TX MAC Avalon ST Client Interface
7.3. RX MAC Avalon ST Aligned Client Interface
7.4. TX MAC Segmented Client Interface
7.5. RX MAC Segmented Client Interface
7.6. MAC Flow Control Interface
7.7. PCS Mode TX Interface
7.8. PCS Mode RX Interface
7.9. FlexE and OTN Mode TX Interface
7.10. FlexE and OTN Mode RX Interface
7.11. Custom Rate Interface
7.12. Reconfiguration Interfaces
7.13. Precision Time Protocol Interface
7.2.1. TX MAC Avalon ST Client Interface with Disabled Preamble Passthrough
7.2.2. TX MAC Avalon ST Client Interface with Enabled Preamble Passthrough
7.2.3. Using MAC Avalon ST skip_crc Signal to Control Source Address, PAD, and CRC Insertion
7.2.4. Using MAC Avalon ST i_tx_error Signal to Mark Packets Invalid
7.4.1. TX MAC Segmented Client Interface with Disabled Preamble Passthrough
7.4.2. TX MAC Segmented Client Interface with Enabled Preamble Passthrough
7.4.3. Using MAC Segmented skip_crc Signal to Control Source Address, PAD, and CRC Insertion
7.4.4. Using MAC Segmented i_tx_mac_error to Mark Packets Invalid
Visible to Intel only — GUID: vqx1614039830182
Ixiasoft
4.4.1. Features
F-Tile Ethernet Intel® FPGA Hard IP supports the following PTP features:
- Latency registers to accommodate for delay of external PHY components
- 10GE, 25GE, 50GE, 100GE, 200GE, and 400GE operating speed
- 1-step update 1588v2 96-bit timestamp
- 1-step update residence time in correction field
- 1-step set UPD/IPv4 checksum to zero
- 1-step update 2 byte of extended byte to ensure the UDP checksum remains correct
- 1-step asymmetry delay adjustment in correction field
- 1-step peer-to-peer mean path delay adjustment in correction field
- PTP statistics to keep track of number of packets with a PTP timestamp operation in TX and RX path
- Avalon® memory-mapped interface accessible configuration, debug, and status registers
- Timestamp accuracy in Basic mode:
- ± 3 ns for 10GE and 25GE modes
- ± 8 ns for 50GE, 100GE, 200GE, and 400GE modes
- Timestamp accuracy in Advanced mode:
- ± 1.5 ns for 10GE, 25GE, 50GE, 100GE modes
- ± 8 ns for 200GE and 400GE modes
Important: The timestamp accuracy values in Basic and Advanced modes reflect simulation results only. Hardware accuracy values may differ and will be available in the future release.