Visible to Intel only — GUID: wjy1740365452392
Ixiasoft
5.1. Nios® V Processor System
Use the Quartus® Prime Programmer tool and the Ashling* RiscFree* IDE for Altera® FPGAs to program the Nios® V processor-based system (hardware and software system respectively) into the FPGA and to run your application.
Once you successfully program both the hardware SOF and software ELF files, the application begins executing the TinyML application. Open the JTAG UART terminal to display the print log through the JTAG UART interface.
$ juart-terminal
Figure 20. Example Print Logs Part 1 - Setting up TinyML
Figure 21. Example Print Logs Part 2 - Uploading Image
Figure 22. Example Print Logs Part 3 - Classifying Image
Figure 23. Example Print Logs Part 4 - Profiling TinyML Model