GTS CPRI PHY Intel® FPGA IP User Guide

ID 814577
Date 8/15/2024
Public
Document Table of Contents

5.1.1. GTS CPRI PHY IP Required Clock Frequencies

Table 17.  GTS CPRI PHY IP Required Clock Frequencies
Port Name Frequency (MHz) Notes
i_reconfig_clk 100 Provides control and status register access on all the Avalon® memory-mapped interfaces.
o_tx_clkout 245.76 System clock divided by 2.
o_tx_clkout2 153.6 CPRI PHY system clock times (64/66) for 10G channels.
245.76 Line rate TX PLL div40 for 9.8G line rate
153.6 Line rate TX PLL div40 for 6G line rate
245.76 CPRI PHY system clock for 4.9G channels.
153.6 CPRI PHY system clock for 3G channels.
122.88 CPRI PHY system clock for 2.4G channels.
61.44 CPRI PHY system clock for 1.2G channels.
o_rx_clkout

245.76

System clock divided by 2
o_rx_clkout2 153.6 Derived from recovered clock for 10G channels.
245.76 Line rate TX PLL div40 for 9.8G line rate
153.6 Line rate TX PLL div40 for 6G line rate
245.76 Derived from recovered clock for 4.9G channels.
153.6 Derived from recovered clock for 3G channels.
122.88 Derived from recovered clock for 2.4G channels.
61.44 Derived from recovered clock for 1.2G channels.
i_sampling_clk 250 Sampling clock for deterministic logic from external source.
o_cdr_divclk 46.08

Derived from reference clock of 184.32 MHz for 10G channels (refclk/N, N=4).

Applicable for 64B/66B line rates

38.4

Derived from reference clock of 153.6 MHz for 9.8G, 6G, 4.9G, 3G, 2.4G, and 1.2G channels (refclk/N, N=4).

Applicable for 8B/10B line rates

30.7

Derived from reference clock of 122.88 MHz for 10G, 4.9G, 3G, 2.4G, and 1.2G channels (refclk/N, N=4).

Applicable for all line rates.