Visible to Intel only — GUID: qcg1728568592680
Ixiasoft
1. About the GTS CPRI PHY FPGA IP
2. Getting Started
3. GTS CPRI PHY IP Parameter Settings
4. Functional Description
5. Interface Signals
6. GTS CPRI PHY IP Registers
7. GTS CPRI PHY IP Troubleshooting
8. GTS CPRI PHY Intel FPGA IP User Guide Archives
9. Document Revision History for the GTS CPRI PHY Intel FPGA IP User Guide
5.1. GTS CPRI PHY IP Clock Signals
5.2. GTS CPRI PHY IP Reset Signals
5.3. GTS CPRI PHY IP TX MII (64b/66b)
5.4. GTS CPRI PHY IP RX MII (64b/66b)
5.5. GTS CPRI PHY IP Status Interface for 64b/66b Line Rate
5.6. GTS CPRI PHY IP TX Interface (8b/10b)
5.7. GTS CPRI PHY IP RX Interface (8b/10b)
5.8. GTS CPRI PHY IP Status Interface for 8b/10b Line Rate
5.9. GTS CPRI PHY IP Serial Interface
5.10. GTS CPRI PHY Reconfiguration Interface
5.11. GTS CPRI PHY IP Datapath and PMA Avalon Memory-Mapped Interface
Visible to Intel only — GUID: qcg1728568592680
Ixiasoft
7. GTS CPRI PHY IP Troubleshooting
Why does GTS CPRI PHY IP Example Design give an error with 24G or 12G rates in the Quartus Prime Pro edition software version 24.3?
Because of a problem in the Quartus Prime Pro edition software version 24.3, the IP GUI allows you to generate an Example Design with 24G and 12G rates, even though the Agilex™ 5 E-Series does not support 24G and 12G data rates. The GUI should block these configurations, but it does not.
Avoid this problem by selecting only 10G or below rate when generating the GTS CPRI PHY Intel FPGA IP Example Design.